TY - CONF T1 - An architectural level design methodology for embedded face detection T2 - Proceedings of the 3rd IEEE/ACM/IFIP international conference on Hardware/software codesign and system synthesis Y1 - 2005 A1 - Kianzad,V. A1 - Saha,S. A1 - Schlessman,J. A1 - Aggarwal,G. A1 - Bhattacharyya, Shuvra S. A1 - Wolf,W. A1 - Chellapa, Rama KW - design space exploration KW - Face detection KW - platforms KW - reconfigurable KW - system-level models AB - Face detection and recognition research has attracted great attention in recent years. Automatic face detection has great potential in a large array of application areas, including banking and security system access control, video surveillance, and multimedia information retrieval. In this paper, we discuss an architectural level design methodology for implementation of an embedded face detection system on a reconfigurable system on chip. We present models for performance estimation and validate these models with experimental values obtained from implementing our system on an FPGA platform. This modeling approach is shown to be efficient, accurate, and intuitive for designers to work with. Using this approach, we present several design options that trade-off various architectural features. JA - Proceedings of the 3rd IEEE/ACM/IFIP international conference on Hardware/software codesign and system synthesis T3 - CODES+ISSS '05 PB - ACM CY - New York, NY, USA SN - 1-59593-161-9 UR - http://doi.acm.org/10.1145/1084834.1084872 M3 - 10.1145/1084834.1084872 ER -